Single-event upset tests of the readout electronics for the pixel detectors of the PANDA experiment



Abstract : The Silicon Pixel Detector (SPD) of the PANDA experiment is the closest one to the interaction point and therefore the sensor and its electronics are the most exposed to radiation. The Total Ionizing Dose (TID) issue has been addressed by the use of a deep-submicron technology (CMOS 0.13 µm) for the readout ASICs. While these technology are very effective in reducing radiation induced oxide damage, they are also more sensitive to Single Event Upset (SEU) effects due to their extremely reduced dimensions. This problem has to be addressed at the circuit level and generally leads to an area penalty. Several techniques have been proposed in literature with different trade-off between level of protection and cell size.

A subset of these techniques has been implemented in the prototypes of the PANDA SPD ToPiX readout ASIC, ranging from DICE cells to triple redundancy. The two prototypes have been tested with several ions at the INFN-LNL facility in order to measure the SEU cross section. Comparative results of the SEU test will be shown, together with an analysis of the SEU tolerance of the various protection schemes and future plans for the SEU protection strategy which will be implemented in the next ToPiX prototype.



#### $\rightarrow$ Die size : 4.5 × 4 mm<sup>2</sup>

- → Technology : CMOS 0.13 µm
- → Single 1.2 V power supply
- Bump bonding pads
- $\rightarrow$  2 × 2 × 128 cells columns
- $\rightarrow$  2 × 2 × 32 cells columns
- → 32 cells EoC FIFO
- → SEU protected logic via TMR (pixel cell)



1E-07

1E-08

1E-09

1E-10-

1E-11

M

12/b

## or Hamming encoding (EoC) → Serial data output → SLVS I/O

SEU protection circuits used for the ToPiX prototypes :

- → Dual Interlocked CEll cell : to change the state of a latch two nodes have to be changed. Very effective in old technologies, probability to have more than one node affected is not negligible.
- → Hamming encoding : uses Hamming Single Error Correction (SEC) encoding to detect and correct an error.
- → Triple redundancy : all memory cells are triplicated. Actual output is decided by a majority voter.
- $\rightarrow$  Triple redundancy with self correction.

Cross section per bit for the ToPiX v2 configuration register

 $\rightarrow$  640 × 12 bits latch-based register

■ Br 0° 🔶 Br 30° CI 0° CI 30° ► F 0° 
F 30° H O 0° 🛛 🗙 O 30° • Si 0° + Si 30°



 $\rightarrow$  cell area : 5 × 6  $\mu$ m<sup>2</sup>

→ LM metal stack

| Ion              | Angle  | E <sub>INC</sub> [MeV] |
|------------------|--------|------------------------|
| <sup>16</sup> O  | 0° 30° | 101                    |
| <sup>19</sup> F  | 0° 30° | 111                    |
| <sup>28</sup> Si | 0° 30° | 146                    |
| <sup>35</sup> Cl | 0° 30° | 159                    |
| <sup>79</sup> Br | 0° 30° | 215                    |

## Cross section per bit for the ToPiX v3 configuration register



1E-08

- $\rightarrow$  640 × 8 bits latch based register
- TMR cell protection scheme with asynchronous error correction
- $\rightarrow$  cell area : 10.2 × 14.4 µm<sup>2</sup>

| Ion              | Angles     | E <sub>INC</sub> [MeV] |
|------------------|------------|------------------------|
| <sup>16</sup> O  | 0°         | 101                    |
| <sup>19</sup> F  | 0° 20° 30° | 111                    |
| <sup>28</sup> Si | 0° 20° 30° | 146                    |
| <sup>28</sup> Ni | 0°         | 223                    |
| <sup>35</sup> Cl | 0° 20° 30° | 159                    |
| <sup>35</sup> Cl | 0° 20°     | 197                    |
| <sup>79</sup> Br | 0° 20° 30° | 264                    |

#### Cross section per bit for the ToPiX v3 FIFO register



LET [MeV cm2 / mg]

- $\rightarrow$  38 × 32 × 4 bits DFF based registers
- Hamming encoding error protection scheme

#### → DM metal stack



Errors not detected

## **Conclusions and outlook**

> Tests on various SEU protection schemes have been performed

# **Cross section for the GBLD v4 TMR protected registers**

 $\rightarrow$  7 × 8 bits DFF based register



It should be noted that part of the logic was not SEU protected since the synthesis tool removed the TMR. However, the registers were TMR protected.

- → A significant probability of multiple node change has been observed, expecially for the pixel cell registers where the small space available for the circuitry led to a compact latch design
  - → Differences has been observed between the two metal stack options of the same

technolgy, due to the different metal thickness

→ A tests with the same circuit designed in the two metal stack is foreseen in November

I. Balossino<sup>a,c</sup>, D. Calvo<sup>a</sup>, F. De Mori<sup>a,c</sup>, P. De Remigis<sup>a</sup>, A. Filippi<sup>a</sup>, S. Marcello<sup>a,c</sup>, <u>G. Mazza</u><sup>a</sup>, M. Mignone<sup>a</sup>, R. Wheadon<sup>a</sup>, L. Zotti<sup>a,c</sup>, A. Candelori<sup>b</sup>, S. Mattiazzo<sup>d</sup>, L. Silvestrin<sup>b,d</sup>

<sup>a</sup> *INFN* sezione di Torino, 10125 Torino, Italy <sup>b</sup> INFN sezione di Padova, 35131 Padova, Italy <sup>c</sup> Università di Torino, Dipartimento di Fisica, 10125 Torino, Italy <sup>d</sup> Università di Padova, Dipartimento di Fisica, 35131 Padova, Italy